A67P0636A sram equivalent, sram.
* Fast access time: 2.6/2.8/3.2/3.5/3.8/4.2 (250/227/200/166/150/133MHz)
* Zero Bus Latency between READ and WRITE cycles allows 100% bus utilization
* Signal.
* Three separate chip enables allow wide range of
options for CE control, address pipelining
* Internally self-.
The AMIC Zero Bus Latency (ZeBLTM) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process. The A67P1618A, A67P0636A SRAMs integrate a 2M X 18, 1M X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit.
Image gallery
TAGS